## Ferroelectric parallel-plate capacitors with copper electrodes for high-frequency applications

Tommi Riekkinen, Tomi Mattila, and Sebastiaan van Dijken<sup>a)</sup> VTT Technical Research Centre of Finland, P.O. Box 1000, 02044 VTT, Finland

A. Lüker, Qi Zhang, and Paul B. Kirby Materials Department, Cranfield University, Bedfordshire MK43 OAL, United Kingdom

Ana M. Sánchez

Departamento de Ciencia de los Materiales e IM y QI, Universidad de Cádiz, Apartado 40, E-11510 Puerto Real, Spain

(Received 19 October 2007; accepted 27 November 2007; published online 17 December 2007)

Tunable capacitors with a Cu/Pb<sub>x</sub>Sr<sub>1-x</sub>TiO<sub>3</sub>/Cu parallel-plate structure have been fabricated using a layer transfer method. The use of a Cu bottom electrode results in a giant electrode *Q*-factor × capacitor area product of  $Q_{elec}A=3.79\times10^5 \ \mu\text{m}^2$  at 1 GHz. The dielectric constant at room temperature is 420 and the tunability amounts to 73% near a breakdown voltage of 35 V. The major advantages of the layer transfer method include low electrode losses, the freedom to select an auxiliary substrate and seed layer for ferroelectric film growth irrespective of their high-frequency properties, and the possibility to utilize a large variety of device substrates as they no longer act as template for film growth. © 2007 American Institute of Physics. [DOI: 10.1063/1.2825274]

Ferroelectric parallel-plate capacitors are under intense investigation for tunable device applications in microwave technology.<sup>1,2</sup> Perovskite materials such as  $Ba_xSr_{1-x}TiO_3$ (BST) and Pb<sub>x</sub>Sr<sub>1-x</sub>TiO<sub>3</sub> (PST) exhibit many desirable properties such as high tunability and relatively low dielectric loss. However, their integration with low-loss metallic electrodes has been problematic and this has hampered largescale industrial applications. The main issues relate to the high deposition temperature (typically 600-800°C) and reactive atmosphere that are required for the growth of crystalline ferroelectric films. These conditions limit the selection of the bottom electrode material, which in conventional parallel-plate capacitors also acts as seed layer for ferroelectric film growth. Currently, state-of-the-art bottom electrodes for high-frequency applications consist of a thick Pt layer or a combination of Pt and Au.<sup>3,4</sup> Unfortunately, the conductivity of Pt is relatively small  $(0.096 \times 10^6 \ \Omega^{-1} \ \text{cm}^{-1})$ , it is prone to oxygen diffusion, and tends to crystallize at elevated temperatures leading to pronounced roughness at the metal/ oxide interface. All these effects contribute to electrode losses at gigahertz frequencies and hence limit the quality factor of ferroelectric capacitors. Moreover, Pt is not the ideal seed layer material for BST and PST film growth and, therefore, its use tends to compromise the structural quality of the ferroelectric film. Coplanar capacitors without bottom electrode are a viable alternative. However, this design requires much higher tuning voltages and exhibits lower dielectric tunability, which puts a constraint on many practical device applications.

In this letter, we report on a method for the fabrication of ferroelectric parallel-plate capacitors with low electrode losses. This method, which relies on the transfer of a ferroelectric film from an auxiliary to a device substrate, completely prevents the exposure of the bottom electrode to high temperatures and destructive reactive atmospheres. Here, the bottom electrode no longer serves as seed layer for ferroelectric film growth and therefore can be freely chosen. This enables the use of high-conductivity materials such as Ag  $(0.630 \times 10^6 \ \Omega^{-1} \ cm^{-1})$  and Cu  $(0.596 \times 10^6 \ \Omega^{-1} \ cm^{-1})$ , which due to their thermal instability and corrosion properties are not commonly used in conventional parallel-plate capacitors. To demonstrate this method we use a ferroelectric Pb<sub>x</sub>Sr<sub>1-x</sub>TiO<sub>3</sub> film with a nominal composition of x=0.5 and Cu electrodes.

The process steps for the fabrication of ferroelectric parallel-plate capacitors include (1) growth of a ferroelectric oxide on an auxiliary substrate, (2) deposition of a metallic bottom electrode on top of the ferroelectric film, (3) growth and planarization of a SiO<sub>2</sub> buffer layer, (4) transfer of the multilayer stack to another substrate, (5) removal of the auxiliary substrate by a combination of grinding and etching, and (6) deposition and patterning of a top electrode. In this study, we first deposited a 660 nm thick PST film using solgel onto a 100 mm silicon wafer with a 100 nm Pt/10 nm Ti/SiO<sub>2</sub> seed layer. Several spin coating/drying cycles of the precursor solution were conducted at room temperature (spin coating) and 200 °C (drying) and the resulting PST film was crystallized by annealing at 650°C for 15 min. For adhesion purposes, we then first sputtered a thin TiW layer (10 nm) before depositing a 650 nm thick Cu bottom electrode and another TiW film (20 nm). Next, a 1000 nm thick SiO<sub>2</sub> was grown by plasma enhanced chemical vapor deposition and this was planarized by chemical-mechanical polishing. Layer transfer to a 100 mm quartz substrate was achieved by vacuum bonding at room temperature and the bond was subsequently strengthened by heating at 200 °C for 2 h in vacuum. The auxiliary silicon substrate was then thinned by grinding to  $<100 \ \mu m$  which then peeled off along the Pt/ PST interface. Finally, a 650 nm thick Cu top electrode with a 20 nm TiW adhesion layer was sputtered and patterned by photolithography for electrical characterization. The process steps for the Cu/PST/Cu parallel-plate capacitors are sche-

91, 252902-1

<sup>&</sup>lt;sup>a)</sup>Electronic mail: sebastiaan.van.dijken@vtt.fi.

<sup>© 2007</sup> American Institute of Physics

Downloaded 18 Dec 2007 to 138.250.104.13. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp



FIG. 1. (Color online) Schematic illustration of the fabrication of Cu/ PST/Cu parallel-plate capacitors by layer transfer.

matically illustrated in Fig. 1. Dielectric measurements were performed with an Agilent-4294A precision impedance analyzer and a HP-8720D network analyzer. The capacitor test structures were connected to the analyzers by Cascade microprobes, whereby the signal leg contacted a well-defined small electrode and the ground leg a much larger area that efficiently coupled to the continuous bottom electrode. Standard tape tests on the final multilayer stack revealed good adhesion between the individual layers.

Figure 2(a) shows a bright-field transmission electron microscopy (TEM) image of the PST parallel-plate capacitor with Cu bottom and top electrodes. The PST film consists of several distinctive granular layers which are the result of multiple spin coating and drying steps during the sol-gel deposition process. The randomly distributed PST grains are polycrystalline, as illustrated by the  $\theta$ - $2\theta$  x-ray diffraction scan of Fig. 2(b). The magnetron sputtered Cu layers, on the other hand, contain some misoriented grains with (111) and (100) out-of-plane texture and electron diffraction patterns (not shown) indicate the presence of twins, defects that are quite common in Cu. No clear epitaxial relationship between the PST film and the Cu electrodes does exist.

More detailed bright-field TEM images of the electrode/ oxide interfaces are shown in Figs. 2(c) and 2(d). The Cu bottom electrode and the PST film are separated by a rough interlayer with dark contrast. This layer corresponds to TiW that, when grown on top of the relatively rough ferroelectric film, diffused into the PST grains. In contrast, the interface between the PST film and the Cu top electrode is sharp, as



FIG. 2. (Color online) (a) Bright-field TEM image and (b)  $\theta$ -2 $\theta$  x-ray diffraction scan of the Cu/PST/Cu capacitor structure. (c) and (d) show bright-field TEM images of the Cu bottom electrode/PST layer and the PST layer/Cu top electrode interfaces, respectively.



FIG. 3. Dielectric constant vs bias voltage curve at 1 MHz and room temperature indicating a dielectric tunability of 73% at 35 V. The inset shows the variation of the dielectric constant with temperature.

indicated by the upper arrow in Fig. 2(d). This clearly indicates that the original PST/Pt interface on the sacrificial substrate was smooth. Moreover, limited adhesion between Pt and PST films facilitated the complete removal of Pt after layer transfer. Finally, subsequent sputtering of the Cu top electrode on the exposed PST film did not introduce pronounced interface roughness. The lower arrow in Fig. 2(d) indicates a sharp interface between the PST layers that were formed during the first and second sol-gel spin-coating steps. The different layer morphology is due to dissimilarities between the films onto which these layers were spun, i.e., Pt and PST, respectively.

Figure 3 shows the bias dependence of the dielectric properties of a Cu/PST/Cu parallel-plate capacitor at a frequency of 1 MHz. The zero-bias dielectric constant at room temperature is 420 and the dielectric tunability ([ $\varepsilon(0) - \varepsilon(V)$ ]/ $\varepsilon(0)$ ) amounts to 73% at a typical breakdown voltage of 35 V, which compares well with other studies on polycrystalline PST parallel-plate and coplanar capacitors.<sup>5,6</sup> The dielectric constant increases with temperature and peaks at 240 °C where a ferroelectric-paraelectric phase transition occurs (see inset of Fig. 3). Hence, the PST film exhibits a spontaneous ferroelectric polarization at room temperature.

The PST film and Cu electrodes both contribute to the total dielectric loss of the Cu/PST/Cu parallel-plate capacitors. To a first approximation, the measured loss tangent (tan  $\delta_m$ ) can be written as

$$\tan \delta_m = \frac{1}{Q_m} = \frac{1}{Q_{\text{PST}}} + \frac{1}{Q_{\text{elec}}},$$

where Q represents the quality factor of the different components of the capacitor in a simple equivalent circuit. Since the electrode loss scales with the size of the capacitor, the quality factors of the PST film and electrodes can be determined separately by measuring the loss tangents as a function of capacitor area.<sup>7</sup> The experimental results at a frequency of 1 GHz are shown in Fig. 4. In this case, tan  $\delta_m$ =1/ $Q_{\text{PST}}$ + $A/(Q_{\text{elec}}A)$  and fitting the data give  $Q_{\text{PST}}$ =26 and  $Q_{\text{elec}}A$ =3.79×10<sup>5</sup>  $\mu$ m<sup>2</sup>. The quality factor of the electrodes is very large, which is mainly due to the use of highconductivity Cu on both sides of the PST film. For a capacitor with a diameter of 10  $\mu$ m, for example, it is nearly 5000

Downloaded 18 Dec 2007 to 138.250.104.13. Redistribution subject to AIP license or copyright; see http://apl.aip.org/apl/copyright.jsp

![](_page_2_Figure_1.jpeg)

FIG. 4. (Color online) Measured dielectric loss (tan  $\delta_m$ ) as a function of Cu/PST/Cu capacitor area at 1 GHz. The upper right and lower right graphs show the variation of the electrode quality factor as a function of capacitor size (at 1 GHz) and frequency (for a capacitor with a diameter of 10  $\mu$ m). These dependencies follow from the experimentally determined value of  $Q_{elec}A=3.79\times10^5 \ \mu$ m<sup>2</sup>.

at 1 GHz. Moreover, as  $Q_{elec} \sim 1/f$ , the quality factor of the electrodes is anticipated to remain larger than 100 up to a frequency of about 50 GHz (see lower right panel in Fig. 4). This clearly demonstrates the potential of the layer transfer method for the fabrication of ferroelectric parallel-plate capacitors with low-loss electrodes, which holds a great promise for microwave device applications. In addition, it enables measurements of true losses in ferroelectric films at high frequencies. The PST film in this study is in the ferroelectric phase at room temperature and, hence, piezoelectric transformations, domain wall movement, and scattering by spontaneous polarization do contribute to the dielectric loss.<sup>8</sup> Other possible sources of loss are the boundaries between the randomized PST grains and the metal/oxide interface layers.

Besides the obvious advantage of high-conductivity bottom and top electrodes, the layer transfer method also facilitates the use of microwave-compatible device substrates. Thick electrodes that are normally utilized to minimize substrate losses are therefore no longer a prerequisite for lowloss operation at high frequencies. In particular, silicon, a popular substrate choice for conventional parallel-plate capacitors, will contribute to dielectric losses if the electrode thickness is smaller than the electromagnetic penetration length or so-called skin depth. For Pt and Cu electrodes, for example, the skin depths at a frequency of 1 GHz are about 5 and 2  $\mu$ m, respectively. By transferring the ferroelectric film onto a microwave-compatible substrate such as quartz, the substrate losses are small even for relatively thin metallic electrodes.

Finally, the auxiliary substrate and seed layers can be chosen such that their thermal expansion characteristics mimic those of the ferroelectric film. This limits the formation of cracks and the buildup of thermal strain after hightemperature film growth, features that tend to reduce the performance of parallel-plate capacitors.<sup>9</sup> As the auxiliary substrate and seed layers are removed after layer transfer, their selection is not compromised by their high-frequency properties.

In summary, we have demonstrated that a layer transfer method can be used for the fabrication of ferroelectric parallel-plate capacitors. By decoupling the function of seed layer and electrode, it was possible to use Cu as the bottom electrode and this resulted in very small electrode losses in Cu/PST/Cu capacitors at gigahertz frequencies. Besides, as the substrate and seed layer for ferroelectric film deposition do no longer have to be microwave compatible (they are removed after layer transfer), this method allows for a variety of seed layer architectures that will promote high-quality oxide growth. With the drastic reduction of electrode losses and the opportunity for improved ferroelectric film growth, the layer transfer method holds a great potential for tunable device applications in microwave technology. Moreover, it enables fundamental studies on intrinsic loss mechanisms in ferroelectric films at gigahertz frequencies as these are no longer blurred by losses in the electrodes and substrate.

This work was partially supported by RF-PLATFORM, a European Community's Sixth Framework Program.

- <sup>1</sup>A. K. Tagantsev, V. O. Sherman, K. F. Astafiev, J. Venkatesh, and N. Setter, J. Electroceram. **11**, 5 (2003).
- <sup>2</sup>N. Setter, D. Damjanovic, L. Eng, G. Fox, S. Gevorgian, S. Hong, A. Kingon, H. Kohlstedt, N. Y. Park, G. B. Stephenson, I. Stolitchnov, A. K. Taganstev, D. V. Taylor, T. Yamada, and S. Streiffer, J. Appl. Phys. **100**, 051606 (2006).
- <sup>3</sup>B. Acikel, T. R. Taylor, P. J. Hansen, J. S. Speck, and R. A. York, IEEE Microw. Wirel. Compon. Lett. **12**, 237 (2002).
- <sup>4</sup>A. Vorobiev, P. Rundqvist, K. Khamchane, and S. Gevorgian, Appl. Phys. Lett. **83**, 3144 (2003).
- <sup>5</sup>H. Xu, M. Shen, L. Fang, D. Yao, and Z. Gan, Thin Solid Films **493**, 197 (2005).
- <sup>6</sup>K.-T. Kim and C.-I. Kim, Thin Solid Films **420/421**, 544 (2002).
- <sup>7</sup>D. C. Dube, J. Baborowski, P. Muralt, and N. Setter, Appl. Phys. Lett. **74**, 3546 (1999).
- <sup>8</sup>O. G. Vendik, E. K. Hollman, A. B. Kozyrev, and A. M. Prudman, J. Supercond. **12**, 325 (1999).
- <sup>9</sup>T. R. Taylor, P. J. Hansen, B. Acikel, N. Pervez, R. A. York, and S. K. Streiffer, Appl. Phys. Lett. **80**, 1978 (2002).